Part Number Hot Search : 
40200 38B76F3 BAV70 5400A3 BJ33CA 2N4393 101J2 TC428CPA
Product Description
Full Text Search
 

To Download MC33363BDWG Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  ? semiconductor components industries, llc, 2010 november, 2010 -- rev. 9 1 publication order number: mc33363b/d mc33363b high voltage switching regulator the mc33363b is a monolithic high voltage switching regulator that is specifically designed to operate from a rectified 240 vac line source. this integrated circuit features an on--chip 700 v/1.0 a sensefet ? power switch, 500 v active off--line startup fet, duty cycle controlled oscillator, current limiting comparator with a programmable threshold and leading edge blanking, latching pulse width modulator for double pulse suppression, high gain error amplifier, and a trimmed internal bandgap reference. protective features include cycle--by--cycle current limiting, input undervoltage lockout with hysteresis, overvoltage protection, and thermal shutdown. this device is available in a 16--lead dual--in--line and wide body surface mount packages. features ? on--chip 700 v, 1.0 a sensefet power switch ? rectified 240 vac line source operation ? on--chip 500 v active off--line startup fet ? latching pwm for double pulse suppression ? cycle--by--cycle current limiting ? input undervoltage lockout with hysteresis ? over--voltage protection ? trimmed internal bandgap reference ? internal thermal shutdown ? these are pb--free devices* figure 1. simplified application startup reg osc thermal leb pwm dc output startup input gnd 4, 5, 12, 13 mirror 7 ac input regulator output 6 8 c t r t pwm latch ea i pk v cc 3 11 16 9 10 1 compensation voltage feedback input power switch drain overvoltage protection input driver ovp uvlo s r q *for additional information on our pb--free strategy and soldering details, please download the on sem iconductor soldering and mounting techniques reference manual, solderrm/d. device package shipping ? ordering information marking diagrams a = assembly location wl = wafer lot yy = year ww = work week g = pb--free package 1 16 so--16wb dw suffix case 751n 116 13 12 11 10 9 3 4 5 6 7 8 (top view) startup input v cc gnd r t c t regulator output power switch drain gnd compensation pin connections overvoltage protection input voltage feedback input mc33363bdw awlyywwg http://onsemi.com ?for information on tape and reel specifications, including part orientatio n and tape sizes, please refer to our tape and reel packaging specification brochure, brd8011/d. MC33363BDWG so--16wb (pb--free) 47 units/rail mc33363bdwr2g so--16wb (pb--free) 1000 tape & reel
mc33363b http://onsemi.com 2 maximum ratings (note 1) rating symbol value unit power switch (pin 16) drain voltage drain current v ds i ds 700 1.0 v a startup input voltage (pin 1, note 2) v in 500 v power supply voltage (pin 3) v cc 40 v input voltage range voltage feedback input (pin 10) compensation (pin 9) overvoltage protection input (pin 11) r t (pin 6) c t (pin 7) v ir --1.0tov reg v thermal characteristics p suffix, dual--in--line case 648e thermal resistance, junction--to--air thermal resistance, junction--to--case r ja r jc 80 15 ? c/w dw suffix, surface mount case 751g thermal resistance, junction--to--air thermal resistance, junction--to--case r ja r jc 95 15 operating junction temperature t j --25 to +150 ? c storage temperature t stg --55 to +150 ? c stresses exceeding maximum ratings may dam age the device. maximum ratings are stres s ratings only. functional operation above the recommended operating conditions is not impli ed. extended exposure to stresses above the re commended operating conditions may affect device reliability. 1. this device series contains esd protection and exceeds the following tests: human body model 2000 v per mil--std--883, method 3015. machine model method 200 v. 2. maximum power dissipation limits must be observed. 3. tested junction temperature range for the mc33363b: t low =--25 ? ct high = +125 ? c electrical characteristics (v cc =20v,r t =10k,c t = 390 pf, c pin 8 =1.0 m f, for typical values t j =25 ? c, for min/max values t j is the operating junction temperature range t hat applies (note 3), unless otherwise noted.) characteristic symbol min typ max unit regulator (pin 8) output voltage (i o =0ma,t j =25 ? c) v reg 5.5 6.5 7.5 v line regulation (v cc =20vto40v) reg line -- 30 500 mv load regulation (i o = 0 ma to 10 ma) reg load -- 44 200 mv total output variation over line, load, and temperature v reg 5.3 -- 8.0 v oscillator (pin 7) frequency c t = 390 pf t j =25 ? c(v cc =20v) t j =t low to t high (v cc =20vto40v) c t =2.0nf t j =25 ? c(v cc =20v) t j =t low to t high (v cc =20vto40v) f osc 260 255 60 59 285 -- 67.5 -- 310 315 75 76 khz frequency change with voltage (v cc =20vto40v) f osc / v -- 0.1 2.0 khz error amplifier (pins 9, 10) voltage feedback input threshold v fb 2.52 2.6 2.68 v line regulation (v cc =20vto40v,t j =25 ? c) reg line -- 0.6 5.0 mv input bias current (v fb =2.6v,t j = 0 -- 125 ? c) i ib -- 20 500 na open loop voltage gain (t j =25 ? c) a vol 70 82 94 db gain bandwidth product (f = 100 khz, t j =25 ? c) gbw 0.85 1.0 1.15 mhz output voltage swing high state (i source = 100 m a, v fb <2.0v) low state (i sink = 100 m a, v fb >3.0v) v oh v ol 4.0 -- 5.3 0.2 -- 0.35 v
mc33363b http://onsemi.com 3 electrical characteristics (v cc =20v,r t =10k,c t = 390 pf, c pin 8 =1.0 m f, for typical values t j =25 ? c, for min/max values t j is the operating junction temperature range t hat applies (note 4), unless otherwise noted.) characteristic symbol min typ max unit overvoltage detection (pin 11) input threshold voltage v th 2.47 2.6 2.73 v input bias current (v in =2.6v,t j = --25 -- 125 ? c) i ib -- 100 500 na pwm comparator (pins 7, 9) duty cycle maximum (v fb =0v) minimum (v fb =2.7v) dc (max) dc (min) 48 -- 50 0 52 0 % power switch (pin 16) drain--source on--state resistance (i d = 200 ma) t j =25 ? c t j =t low to t high r ds(on) -- -- 15 -- 17 39 drain--source off--state leakage current (v ds = 650 v) t j =25 ? c t j =t low to t high i d(off) -- -- 0.25 -- 1.0 50 m a rise time t r -- 50 -- ns fall time t f -- 50 -- ns overcurrent comparator (pin 16) current limit threshold (r t =10k) i lim 0.5 0.72 0.9 a startup control (pin 1) peak startup current (v in =50v)(t j = --25 -- 100 ? c) v cc =0v v cc =(v th(on) -- 0 . 2 v ) i start 2.0 2.0 5.0 5.0 8.0 8.0 ma off--state leakage current (v in =50v,v cc =20v) i d(off) -- 40 200 m a undervoltage lockout (pin 3) startup threshold (v cc increasing) v th(on) 11 15.2 18 v minimum operating voltage after turn--on v cc(min) 7.5 9.5 11.5 v total device (pin 3) power supply current startup (v cc = 10 v, pin 1 open) operating i cc -- -- 0.25 3.2 0.5 5.0 ma thermal shutdown shutdown (junction temperature increasing) hysteresis (junction te mperature decreasing) t sd t h -- -- 135 30 -- -- ? c 4. tested junction temperature range for the mc33363b: t low =--25 ? ct high = +125 ? c
mc33363b http://onsemi.com 4 7.0 1.0 m f osc , oscillator frequency (hz) figure 2. oscillator frequency versus timing resistor r t , timing resistor (k ) figure 3. power switch peak drain current versus timing resistor 500 k 200 k 100 k 50 k 20 k 10 k 10 15 20 30 50 v cc =20v t a =25 ? c c t = 100 pf c t = 200 pf c t = 500 pf c t =1.0nf c t =2.0nf c t =5.0nf c t =10nf 70 v cc =20v c t =1.0 m f t a =25 ? c inductor supply voltage and inductance value are adjusted so that i pk turn--off is achieved at 5.0 m s. r t , timing resistor (k ) 0.1 i pk , power switch peak drain current ( a 0.8 0.6 0.4 0.2 0.15 7.0 10 15 20 30 40 70 50 0.3 1.0 0 0 1.0 70 10 100 7.0 0.8 v sat , output saturation voltage (v) i o , output load current (ma) d max , maximum output duty cycle (%) timing resistor ratio a vol , open loop voltage gain (db) f, frequency (hz) i chg , oscillator figure 4. oscillator charge/discharge current versus timing resistor r t , timing resistor (k ) figure 5. maximum output duty cycle versus timing resistor ratio figure 6. error amp open loop gain and phase versus frequency figure 7. error amp output saturation voltage versus load current /i dscg charge/discharge current (ma) ? , excess phase (degrees) 0.5 0.3 0.2 0.15 0.1 0.08 80 60 40 20 0 -- 2 0 60 50 40 30 -- 1 . 0 -- 2 . 0 2.0 1.0 0 10 15 20 30 70 2.0 3.0 5.0 7.0 10 100 1.0 k 10 k 100 k 1.0 m 10 m 0.2 0.4 0.6 0.8 1.0 0 30 60 90 120 150 180 r d /r t ratio discharge resistor pin7tognd v cc =20v c t =2.0nf t a =25 ? c r c /r t ratio charge resistor pin7tov reg v cc =20v v o = 1.0 to 4.0 v r l =5.0m c l =2.0pf t a =25 ? c gain phase v cc =20v t a =25 ? c source saturation (load to ground) sink saturation (load to v ref ) v cc =20v t a =25 ? c gnd v ref 50
mc33363b http://onsemi.com 5 1.80 v 0.5 v/div 1.0 m s/div 20 mv/div 1.0 m s/div v cc =20v a v =--1.0 c l =10pf t a =25 ? c figure 8. error amplifier small signal transient response figure 9. error amplifier large signal transient response v cc =20v a v =--1.0 c l =10pf t a =25 ? c 1.75 v 1.70 v 3.00 v 1.75 v 0.50 v 1.0 160 0 6 -- 5 0 32 0 0 c oss , drain--source capacitance (pf) v ds , drain--source voltage (v) v cc =20v t a =25 ? c i pk , peak startu p current (ma) v cc , power supply voltage (v) r ds(on) , drain--source on--resistance ( ) ? t a , ambient temperature ( ? c) i d = 200 ma v reg , regulator voltage change (mv) figure 10. regulator output voltage change versus source current i reg , regulator source current (ma) figure 11. peak startup current versus power supply voltage v cc =20v r t =10k c pin 8 =1.0 m f t a =25 ? c figure 12. power switch drain--source on--resistance versus temperature figure 13. power switch drain--source capacitance versus voltage ? pulse tested at 5.0 ms with < 1.0% duty cycle so that t j is as close to t a as possible. c oss measured at 1.0 mhz with 50 mvpp. -- 2 0 -- 4 0 -- 6 0 -- 8 0 24 16 8.0 0 3 0 120 40 80 0 4.0 8.0 12 16 20 2.0 4.0 6.0 8.0 10 12 --25 0 25 50 75 150 100 10 100 1000 125 5 2 4 1 v pin 1 =50v t a =25 ? c
mc33363b http://onsemi.com 6 0 i cc , supply current (ma) v cc , supply voltage (v) figure 14. supply current versus supply voltage r t =10k pin1=open pin4,5,10,11, 12, 13 = gnd t a =25 ? c 2.4 1.6 0.8 0 10 20 30 40 0.01 100 r ja , thermal resistance t, time (s) figure 15. dw and p suffix transient thermal resistance ? junction--to--air ( c/w) ? 0.1 1.0 10 100 10 1.0 l = 12.7 mm of 2.0 oz. copper. refer to figures 16 and 17. 3.2 c t =2.0nf c t = 390 pf 0 100 r ja , thermal resistance l, length of copper (mm) p d(max) for t a =50 ? c figure 16. dw suffix (sop--16l) thermal resistance and maximum power dissipation versus p.c.b. copper length ? junction--to--air ( c/w) ? p d , maximum power dissipation (w) r ja 90 70 60 80 50 10 20 30 40 50 2.8 2.4 1.6 1.2 2.0 0.8 0.4 0 40 30 0 0 figure 17. p suffix (dip--16) thermal resistance and maximum power dissipation versus p.c.b. copper length graphs represent symmetrical layout 3.0 mm printed circuit board heatsink example l l 100 80 60 40 20 10 20 30 40 50 l, length of copper (mm) p d , maximum power dissipation (w) 5.0 4.0 3.0 2.0 1.0 0 p d(max) for t a =70 ? c 2.0 oz copper r ja r , thermal resistance ja ? junction--to--air ( c/w) ? graphs represent symmetrical layout 3.0 mm l l 2.0 oz copper printed circuit board heatsink example
mc33363b http://onsemi.com 7 pin function description pin function description 1 startup input this pin connects directly to the rectified ac line vol tage source. internally pin 1 is tied to the drain of a high voltage startup mosfet. during startup, the mosfet supplies internal bias, and charges an external capacitor that connects from the v cc pin to ground. 2 -- this pin has been omitted for increased spacing between the rectified ac line voltage on pin 1 and the v cc potential on pin 3. 3 v cc this is the positive supply voltage input. during s tartup, power is supplied to this input from pin 1. when v cc reaches the uvlo upper threshold, the startup mosfet turns off and power is supplied from an auxiliary transformer winding. 4, 5, 12, 13 ground these pins are the control circuit grounds. they are part of the ic lead frame and provide a thermal path from the die to the printed circuit board. 6 r t resistor r t connects from this pin to ground. the value se lected will program the current limit comparator threshold and affect the oscillator frequency. 7 c t capacitor c t connects from this pin to ground. the value se lected, in conjunction with resistor r t , programs the oscillator frequency. 8 regulator output this 6.5 v output is available for biasing external ci rcuitry. it requires an external bypass capacitor of at least 1.0 m f for stability. 9 compensation this pin is the error amplifier output and is made av ailable for loop compensation. it can be used as an input to directly control the pwm comparator. 10 voltage feedback input this is the inverting input of the error amplif ier. it has a 2.6 v threshold and normally connects through a resistor divider to the converter output, o r to a voltage that represents the converter output. 11 overvoltage protection input this input provides runaway output voltage prot ection due to an external component or connection failure in the control loop feedback signal path. it has a 2.6 v threshold and normally connects through a resistor divider to the converter output, o r to a voltage that represents the converter output. 14, 15 -- these pins have been omitted for increased spac ing between the high voltages present on the power switch drain, and the ground potential on pins 12 and 13. 16 power switch drain this pin is designed to directly drive the conv erter transformer and is capable of switching a maximum of 700 v and 1.0 a. figure 18. timing diagram of normal operation capacitor c compensation pwm comparator output oscillator output pwm latch q output power switch gate drive leading edge blanking input (power switch drain current) normal pwm operating range output overload current limit threshold 0.6 v 2.6 v current limi t propagation delay t
mc33363b http://onsemi.com 8 figure 19. representative block diagram oscillator pwm pwm latch current limit thermal shutdown error startup control band gap regulator uvlo 14.5 v/ 9.5 v ovp 2.6 v current 2.6 v regulator output 6.5 v r c 8 6 7 4, 5, 12, 13 gnd 11 16 9 10 1 voltage compensation power switch overvoltage ac input dc 2.25 i i 8.1 r s q driver 3 startup input 405 t t comparator leading edge blanking mirror 4i 270 m a v cc comparator protection input drain feedback input amplifier output figure 20. timing diagram of short--circuit condition 15.2 v 9.5 v v cc drain current
mc33363b http://onsemi.com 9 operating description introduction the mc33363b represents a new higher level of integration by providing all the active high voltage power, control, and protection circuitry required for implementation of a flyback or forward converter on a single monolithic chip. this device is designed for direct operation from a rectified 240 vac line source and requires a minimum number of external components to implement a complete converter. a description of each of the functional blocks is given below, and the representative block and timing diagrams are shown in figures 19, 18 and 20. oscillator and current mirror the oscillator frequency is controlled by the values selected for the timing components r t and c t . resistor r t programs the oscillator charge/discharge current via the current mirror 4 i output, figure 4. capacitor c t is charged and discharged by an equal magnitude internal current source and sink. this generates a symmetrical 50 percent duty cycle waveform at pin 7, with a peak and valley threshold of 2.6 v and 0.6 v respectively. during the discharge of c t , the oscillator generates an internal blanking pulse that holds the inverting input of the and gate driver high. this causes the power switch gate drive to be held in a low state, thus producing a well controlled amount of output deadtime. the amount of deadtime is relatively constant with respect to the oscillator frequency when operating below 1.0 mhz. the maximum power switch duty cycle at pin 16 can be modified from the internal 50% limit by providing an additional charge or discharge current path to c t , figure 21. in order to increase the maximum duty cycle, a discharge current resistor r d is connected from pin 7 to ground. to decrease the maximum duty cycle, a charge current resistor r c is connected from pin 7 to the regulator output. figure 5 shows an obtainable range of maximum output duty cycle versus the ratio of either r c or r d with respect to r t . figure 21. maximum duty cycle modification pwm current regulator output 1.0 r c 8 6 2.25 i i t t mirror 4i oscillator comparator r d r c 7 current limit reference blanking pulse the formula for the charge/discharge current along with the oscillator frequency are given below. the frequency formula is a first order approximation and is accurate for c t values greater than 500 pf. for smaller values of c t , refer to figure 2. note that resistor r t also programs the current limit comparator threshold. i chg M dscg = 5.4 r t f i chg M dscg 4c t pwm comparator and latch the pulse width modulator consists of a comparator with the oscillator ramp voltage applied to the non--inverting input, while the error amplifier output is applied into the inverting input. the oscillator applies a set pulse to the pwm latch while c t is discharging, and upon reaching the valley voltage, power switch conduction is initiated. when c t charges to a voltage that exceeds the error amplifier output, the pwm latch is reset, thus terminating power switch conduction for the duration of the oscillator ramp--up period. this pwm comparator/latch combination prevents multiple output pulses during a given oscillator clock cycle. the timing diagram shown in figure 18 illustrates the power switch duty cycle behavior versus the compensation voltage. current limit comparator and power switch the mc33363b uses cycle--by--cycle current limiting as a means of protecting the output switch transistor from overstress. each on--cycle is treated as a separate situation. current limiting is implemented by monitoring the output switch current buildup during conduction, and upon sensing an overcurrent condition, immediately turning off the switch for the duration of the oscillator ramp--up period. the power switch is constructed as a sensefet allowing a virtually lossless method of monitoring the drain current. it consists of a total of 1462 cells, of which 36 are connected to a8.1 ground--referenced sense resistor. the current sense comparator detects if the voltage across the sense resistor exceeds the reference level that is present at the inverting input. if exceeded, the comparator quickly resets the pwm latch, thus protecting the power switch. the current limit reference level is generated by the 2.25 i output of the current mirror. this current causes a reference voltage to appear across the 405 resistor. this voltage level, as well as the oscillator charge/discharge current are both set by resistor r t . therefore when selecting the values for r t and c t ,r t must be chosen first to set the power switch peak drain current, while c t is chosen second to set the desired oscillator frequency. a graph of the power switch peak drain current versus r t is shown in figure 3 with the related formula below. i pk = 8.8 ? r t 1000 ? -- 1.077
mc33363b http://onsemi.com 10 the power switch is designed to directly drive the converter transformer and is capable of switching a maximum of 700 v and 1.0 a. proper device voltage snubbing and heatsinking are required for reliable operation. a leading edge blanking circuit was placed in the current sensing signal path. this circuit prevents a premature reset of the pwm latch. the premature reset is generated each time the power switch is driven into conduction. it appears as a narrow voltage spike across the current sense resistor, and is due to the mosfet gate to source capacitance, transformer interwinding capacitance, and output rectifier recovery time. the leading edge blanking circuit has a dynamic behavior in that it masks the current signal until the power switch turn--on transition is completed. the current limit propagation delay time is typically 262 ns. this time is measured from when an overcurrent appears at the power switch drain, to the beginning of turn--off. error amplifier an fully compensated error amplifier with access to the inverting input and output is provided for primary side voltage sensing, figure 19. it features a typical dc voltage gain of 82 db, and a unity gain bandwidth of 1.0 mhz with 78 degrees of phase margin, figure 6. the noninverting input is internally biased at 2.6 v ? 3.1% and is not pinned out. the error amplifier output is pinned out for external loop compensation and as a means for directly driving the pwm comparator. the output was designed with a limited sink current capability of 270 m a, allowing it to be easily overridden with a pullup resistor. this is desirable in applications that require secondary side voltage sensing. overvoltage protection an overvoltage protection comparator is included to eliminate the possibility of runaway output voltage. this condition can occur if the control loop feedback signal path is broken due to an external component or connection failure. the comparator is normally used to monitor the primary side v cc voltage. when the 2.6 v threshold is exceeded, it will immediately turn off the power switch, and protect the load from a severe overvoltage condition. this input can also be driven from external circuitry to inhibit converter operation. undervoltage lockout an undervoltage lockout comparator has been incorporated to guarantee that the integrated circuit has sufficient voltage to be fully functional before the output stage is enabled. the uvlo comparator monitors the v cc voltage at pin 3 and when it exceeds 14.5 v, the reset signal is removed from the pwm latch allowing operation of the power switch. to prevent erratic switching as the threshold is crossed, 5.0 v of hysteresis is provided. startup control an internal startup control circuit with a high voltage enhancement mode mosfet is included within the mc33363b. this circuitry allows for increased converter efficiency by eliminating the external startup resistor, and its associated power dissipation, commonly used in most off--line converters that utilize a uc3842 type of controller. rectified ac line voltage is applied to the startup input, pin 1. this causes the mosfet to enhance and supply internal bias as well as charge current to the v cc bypass capacitor that connects from pin 3 to ground. when v cc reaches the uvlo upper threshold of 15.2 v, the ic commences operation and the startup mosfet is turned off. operating bias is now derived from the auxiliary transformer winding, and all of the device power is efficiently converted down from the rectified ac line. the startup mosfet will provide a steady current of 1.7 ma, figure 11, as v cc increases or shorted to ground. the startup mosfet is rated at a maximum of 400 v with v cc shorted to ground, and 500 v when charging a v cc capacitor of 1000 m f or less. output short--circuit condition when the output is short--circuited, the v cc is powered by the internal startup circuit instead of the v cc auxiliary winding. the internal startup circuit turns on and charges up v cc voltage when v cc reaches its uvlo lower threshold of 9.5v. it turns off and v cc voltage drops when v cc reaches its uvlo upper threshold of 15.2v. the device only delivers drain current for the time when v cc goes from 15.2v to 9.5v. no drain current is delivered when v cc goes from 9.5v to 15.2v. as a result, some of the switching cycle is missed as shown in figure 20. the drain current limit is limited by the cycle--by--cycle current limit. regulator a low current 6.5 v regulated output is available for biasing the error amplifier and any additional control system circuitry. it is capable of up to 10 ma and has short--circuit protection. this output requires an external bypass capacitor of at least 1.0 m f for stability. thermal shutdown and package internal thermal circuitry is provided to protect the power switch in the event that the maximum junction temperature is exceeded. when activated, typically at 135 ? c, the latch is forced into a ?reset? state, disabling the power switch. the latch is allowed to ?set? when the power switch temperature falls below 105 ? c. this feature is provided to prevent catastrophic failures from accidental device overheating. it is not intended to be used as a substitute for proper heatsinking. the mc33363b is contained in a heatsinkable plastic dual--in--line package in which the die is mounted on a special heat tab copper alloy lead frame. this tab consists of the four center ground pins that are specifically designed to improve thermal conduction from the die to the circuit board. figures 16 and 17 show a simple and effective method of utilizing the printed circuit board medium as a heat dissipater by soldering these pins to an adequate area of copper foil. this permits the use of standard layout and mounting practices while having the ability to halve the junction to air thermal resistance. the examples are for a symmetrical layout on a single--sided board with two ounce per square foot of copper.
mc33363b http://onsemi.com 11 package dimensions so--16wb dw suffix case 751n--01 issue o dim min max min max inches millimeters a 10.15 10.45 0.400 0.411 b 7.40 7.60 0.292 0.299 c 2.35 2.65 0.093 0.104 d 0.35 0.49 0.014 0.019 f 0.50 0.90 0.020 0.035 g 1.27 bsc 0.050 bsc j 0.25 0.32 0.010 0.012 k 0.10 0.25 0.004 0.009 m 0707 p 10.05 10.55 0.395 0.415 r 0.25 0.75 0.010 0.029 m b m 0.010 (0.25) notes: 1. dimensioning and tolerancing per ansi y14.5m, 1982. 2. controlling dimension: millimeter. 3. dimensions a and b do not include mold protrusion. 4. maximum mold protrusion 0.15 (0.006) per side. 5. dimension d does not include dambar protrusion. allowable dambar protrusion shall be 0.13 (0.005) total in excess of d dimension at maximum material condition. -- a -- -- b -- p g 9x d 13x seating plane -- t -- s a m 0.010 (0.25) b s t 16 9 8 1 f j r x45 _ ____ m t s s 2.54 bsc 0.100 bsc t 3.81 bsc 0.150 bsc c k on semiconductor and are registered trademarks of semiconductor components industries, llc (scillc). scillc reserves the right to make changes without further noti ce to any products herein. scillc makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does scillc assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation speci al, consequential or incidental damages. ?typical? parameters which may be provided in scillc data sheets and/or specifications can and do vary in different applications and actual performa nce may vary over time. all operating parameters, including ?typicals? must be validated for each custo mer application by customer?s techni cal experts. scillc does not conve y any license under its patent rights nor the rights of others. scillc products are not designed, intended, or authorized for use as components in systems intended for surgical impl ant into the body, or other applications intended to support or sustain life, or fo r any other application in which the failure of the scillc product could create a situation wher e personal injury or death may occur. should buyer purchase or use scillc products for any such unintended or unaut horized application, buyer shall indemnify and hold scillc and its offic ers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or in directly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such clai m alleges that scillc was negligent regarding the design or manufactur e of the part. scillc is an equal opportunity/affirmative action employer. this literature is subj ect to all applicable c opyright laws and is not for resale in any manner. mc33363b/d sensefet is a registered trademark of semiconductor components industries, llc (scillc) publication ordering information n. american technical support : 800--282--9855 toll free usa/canada europe, middle east and africa technical support: phone: 421 33 790 2910 japan customer focus center phone: 81--3--5773--3850 literature fulfillment : literature distribution center for on semiconductor p.o. box 5163, denver, colorado 80217 usa phone : 303--675--2175 or 800--344--3860 toll free usa/canada fax : 303--675--2176 or 800--344--3867 toll free usa/canada email : orderlit@onsemi.com on semiconductor website : www.onsemi.com order literature : http://www.onsemi.com/orderlit for additional information, please contact your local sales representative


▲Up To Search▲   

 
Price & Availability of MC33363BDWG

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X